Key Responsibilities:
Architect scalable memory coherency protocols and interconnect topologies to achieve high performance and low latency for data center and AI SoCs.
Design and implement critical components of the memory fabric microarchitecture, including coherency controllers and interconnect blocks.
Develop RTL code for core components of the memory fabric, ensuring optimal performance, area, and power trade-offs.
Work closely with verification teams to create test plans and debug issues arising during pre-silicon validation.
Collaborate with cross-functional teams (physical design, software, and firmware) to ensure seamless integration of memory fabric systems.
Analyze system performance, conduct workload modeling, and optimize the architecture for target use cases.
Mentor junior engineers and contribute to technical reviews and design documentation.
Stay updated with emerging technologies and trends in memory subsystems, coherency protocols, and AI/ML hardware.
Minimum Requirements:
Education: MS/PhD in Electrical Engineering, Computer Engineering, or related field.
Experience: 10+ years in SoC design, including significant experience in memory systems, coherency protocols, and RTL coding.
Technical Skills:
Expertise in memory coherency protocols (e.g., MESI, MOESI, CXL, CCIX, CHI).
Strong knowledge of interconnect technologies (e.g., AMBA, PCIe, NoC architectures).
Proven RTL coding experience in Verilog or SystemVerilog.
Proficiency in simulation tools for performance modeling and analysis.
Familiarity with physical design implications of memory fabric architectures (timing, power, area).
Experience with EDA tools for synthesis, linting, and static timing analysis.
Preferred Skills:
Hands-on experience with high-bandwidth memory (HBM), DDR, or other advanced memory technologies.
Background in AI/ML accelerator or data center SoC design.
Knowledge of scripting languages like Python or TCL for workflow automation.
Experience with software-hardware co-design for end-to-end system optimization.
Strong problem-solving and debugging skills.
Excellent communication and collaboration abilities.
Ability to manage and prioritize multiple tasks effectively.
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel.
Annual Salary Range for jobs which could be performed in the US: $190,610.00-269,100.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.*
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.